to perform a particular task or work.

How are interrupts classified?

There are three methods of classifying interrupts: there are three methods of crassinging models. Method I=: The interrupts are classified into hardware and software interrupts.

Method I : The interrupts are classified into vectored and non-vectored interrupts.

Method II : The interrupts are classified into vectored and non-vectored interrupts. Method II : The interrupts are classified into maskable and non-maskable interrupts.

Method III : The interrupts are classified into maskable and non-maskable interrupts.

Explain how a microprocessor services an interrupt request?

Explain how a microprocessor services an interrupt, it saves the processor status in the stack. Then the processor recognizes an interrupt, it saves the processor from the ISR, it restores the processor is a positive (ISR). At the end of the ISR, it restores the processor is a positive (ISR). When the processor recognizes an interrupt, it saves us processor and the stack. Then it calls and executes an Interrupt Service Routine (ISR). At the end of the ISR, it restores the processor calls and executes an Interrupt Service Routine (ISR) and processor. status and the program control is transferred to the main program.

What is the role of the interrupt services routine?

What is the role of the interrupt service routine has been For each interrupt, the processor has to perform a specific job. An interrupt service routine has been for each interrupt, the processor has to perform a specific job. An interrupt service routine has been for each interrupt in the processor has to perform a specific job. An interrupt service routine has been for each interrupt. For each interrupt, the processor has to perform the operations required for a device that is interrupting the processor developed in order to perform the operations required for a device that is interrupting the processor How are interrupts affected by system reset in an 8085?

Whenever the 8085 processor is reset, all the interrupts except TRAP are disabled. In order to enable the interrupts. El instruction has to be executed after a reset.

What are software interrupts? Software interrupts are program instructions. These instructions are inserted at desired locations in a program. While running a program, if a software interrupt instruction is encountered then the

processor executes an interrupt service routine. What is hardware interrupt? If an interrupt is initiated in a processor by applying an appropriate signal to the interrupt pin, then the interrupt is called a hardware interrupt.

What is the difference between a hardware and software interrupt? The software interrupt is initiated by the main program, but the hardware interrupt is initiated by an

external device

In an 8085, the software interrupts cannot be disabled or masked but the hardware interrupts except TRAP can be disabled or masked.

In an 8086, the software interrupts cannot be disabled or masked but the hardware interrupts except NMI can be disabled or masked.

What are vectored and non-vectored interrupts?

When an interrupt is accepted, if the processor control branches to a specific address defined by the manufacturer, then the interrupt is called a vectored interrupt.

In a non-vectored interrupt there is no specific address for storing the interrupt service routine.

Hence the interrupting device should give the address of the interrupt service routine.

7.10 What is masking and why is it required?

Masking is preventing the interrupt from disturbing the current program execution. When the processor is performing an important job (process) and, if the process should not be interrupted then all the interrupts should be masked or disabled. In a processor with multiple interrupts, the lower priority interrupt can be masked so as to prevent it from interrupting the execution of the interrupt. it from interrupting the execution of the interrupt service routine of a higher priority interrupt.

What is vectoring? What is vectoring is the process of generating the address of an interrupt service routine to be loaded in vectoring. the program counter. List the software and hardware interrupts of 8085?

List the software interrupts: RST 0, RST 1, RST 2, RST 3, RST 4, RST 5, RST 6 and RST 7. Software interrupts: TRAP, RST7.5, RST6.5, RST 5.5 and INTR. What is TRAP?

TRAP is a non-maskable interrupt of 8085. It is not disabled by processor reset or after recognition of the interrupt. State whether HOLD has a higher priority than TRAP?

The interrupts including TRAP are recognized only if the HOLD is not valid, hence TRAP has lower priority than HOLD.

When does an 8085 processor accept a hardware interrupt?

The processor keeps on checking the interrupt pins at the second T-state of the last machine cycle The processor finds a valid interrupt signal and if the interrupt is unmasked and enabled, then the processor accepts the interrupt. The acceptance of the interrupt is

and charles acknowledged by sending an INTA signal to the interrupting device. List the type of signals that has to be applied to initiate a hardware interrupt in an 8085. The TRAP is level and edge-sensitive and so the interrupt signal has to take a low to high

transition and then remain high, until it is recognized. The RST 7.5 is edge-sensitive and so the interrupt signal has to take a low to high transition and need not remain high, until it is recognized. The RST 6.5, RST 5.5 and INTR are level-senstive and so the interrupt signal should be high until the interrupt is recognized. What are maskable and non-maskable interrupts of an 8085?

The TRAP is an non-maskable interrupt. The RST 7.5, RST 6.5 and RST 5.5 are maskable interrupts. The INTR of 8085 can also be disabled by DI instruction. 7.18 When does an 8085 processor disable the interrupt system?

The interrupts of an 8085 except TRAP are disabled after any one of the following operations:

Executing the El instruction.

System or processor reset.

 After recognition (acceptance) of an interrupt. 7.19 What is the function performed by DI instruction?

The function of DI instruction is to disable the entire interrupt system.

What is the function performed by EI instruction?

The EI instruction can be used to enable all the interrupts after disabling.

7.21 How can the interrupt INTR of 8085 be expanded?

The interrupt INTR of an 8085 can be expanded of eight interrupts using an 8-to-3 priority encoder. It can also be expanded to eight interrupts using one number of 8259 (Programmable interrupt controller) or upto 64 interrupts using 8259's in cascaded mode.

How can the hardware interrupt of an 8085 can be masked or unmasked?

The masking or unmasking of RST 7.5, RST 6.5 and RST 5.5 interrupts can be performed by moving an 8-bit data to the accumulator and then executing the SIM instruction. The format of the 8-bit data is shown in Fig. Q7.22.



Fig. Q7.22 : Format of an 8-bit data to be loaded in the accumulator before executing a SIM instruction.

### 7.23 How can the status of maskable interrupts be read in an 8085 processor?

The status of hardware interrupts like interrupt request pending or not, interrupts enabled or not The status of naroware interrupts the most personal form the accumulator after executing the RIM instruction, and masked or unmasked can read from the accumulator after executing the RIM instruction. and masked or unmasked can read from the detection. When the RIM instruction is executed, an 8-bit data is loaded in the accumulator which can be



Fig. Q7.23: Interpretation of the content of accumulator after executing RIM instruction.

## 7.24 How to check whether an 8085 interrupt is masked or not?

The masking status of an 8085 interrupt can be obtained by executing the RIM instruction. When the RIM instruction is execute, an 8-bit data is loaded in the accumulator. The bits B<sub>0</sub>, B<sub>1</sub> and B<sub>2</sub> will give the masking status of RST 5.5, RST 6.5 and RST 7.5 respectively. If this bit is l. then the corresponding interrupt is masked, otherwise it is unmasked.

# 7.25 How to check the interrupt request pending status of 8085 interrupt?

The pending status of an 8085 interrupt can be obtained by executing the RIM instruction. When the RIM instruction is executed an 8-bit data is loaded in the accumulator. The bits B<sub>a</sub>, B<sub>a</sub> and B<sub>b</sub> will give the pending status of RST 5.5, RST 6.5 and RST 7.5 respectively. If this bit is 1 then the interrupt is pending, otherwise it is not pending.

# 7.26 How are the vector addresses generated for hardware interrupts of an 8085?

For the hardware interrupts TRAP, RST 7.5, RST 6.5 and RST 5.5 the vector addresses are generaled by the processor itself. The addresses are generaled by the processor itself. These addresses are fixed by the manufacturer.

How is the vector address generated for the INTR interrupt of an 8085?

For the interrupt INTR, the interrupting device has to place either the RST opcode or the CALL opcode For the Interior of the 16-bit address. If the RST opcode is placed, then the RST opcode or the CALL opcode of the Interior of Int followed by the processor. In case of CALL opcode, the given 16-bit address will be the vector address. How are the vector addresses generated for software interrupts of an 8085?

For the software interrupts RST 0 to RST 7, the vector addresses are generated internal to the For the software and the software sees are fixed by the manufacturer. What are the sources of an 8086 interrupt?

There are three sources for interrupts in an 8086

- 1. One source is from an external signal applied to the INTR or NMI pin of the processor.
- Une second source of an interrupt is execution of the interrupt instruction "INT n".
- 2. The third source of an interrupt is from some condition produced in the 8086 by the execution of an instruction.

Exception is an interrupt generated due to exceptional condition (i.e., impossible situation) which exception is an instruction. An example of exception is divide by zero interrupt in 8086. While executing the division instruction if the divisor is zero, then the 8086 will generate a divide

# How many interrupts are available in an 8086? How are they classified?

The 8086 has 256 types of interrupts. INTEL has given a type number to the interrupts in the range of 0 to 255 10. Type-0 to type-4 are defined by INTEL and they are called INTEL predefined interrupts. Type-5 to type-31 are reserved by INTEL for use in future processors. Type-32 to type-255 are available for the user as hardware or software interrupts.

#### 7.32 How can the interrupts be initiated in an 8086?

The 8086 processor has dual facility of initiating all the 256 interrupts. The interrupts can be initiated either by executing the "INT n" instruction where n is the type number or the interrupt can be initiated by sending an appropriate signal to the INTR pin of the processor.

#### 7.33 List the INTEL predefined interrupts.

The INTEL predefined interrupts are:

- i) Divide by zero (Type-O interrupt) iv) Breakpoint interrupt (Type-3 interrupt)
- ii) Single step (Type-1 interrupt)
- v) Interrupt on overflow (Type-4 interrupt)

#### iii) Non-maskable interrupt, NMI (Type-2 interrupt) What are software and hardware interrupts of an 8086?

In 8086 the interrupts initiated by executing "INT n" instruction are called software interrupts.

The interrupts initiated by applying appropriate signals to the INTR and NMI pins of the 8086 are called hardware interrupts.

#### What are maskable and nonmaskable interrupts of an 8086?

The hardware interrupts initiated by applying an appropriate signal to the INTR pin of an 8086 are maskable interrupts.

The software interrupts and the hardware interrupt NMI are non-maskable.

#### 7.36 How can the interrupts be masked/unmasked in an 8086?

The maskable interrupts of 8086 can be masked by clearing the interrupt flag to zero and they can be unmasked/allowed by setting the interrupt flag to one.

#### What is a vector table? Where is it located?

The memory block consisting of vector addresses of all the 256 types of interrupts of an 8086 is called a vector table. The vector table is stored in the first 1 kb of physical memory space.

7.38 How is the interrupt address generated in 8086? How is the interrupt address generated in occurring the solution of the soluti The 8086 will multiply the type number by four and sign will be available in four consecutive of the vector address for an interrupt will be available in four consecutive of the vector table. The vector address. The first word in the table is the offset will be available in four consecutive of the vector address. of the vector table. The vector address for an interrupt word in the table is the offset address. The first word in the table is the offset address memory location starting from this 20-bit address. The first word is the segment base address of the table is memory location starting from this 20-bit address. Fix the segment base address of the ISR (Interrupt Service Routine) and the next word is the segment base address of the ISR

7.39 What is the need for an interrupt controller?

What is the need for an interrupt controller. It can handle the interrupt controller is employed to expand the interrupt input. It can handle the interrupt controller is employed to expand the interrupt controller. request from various devices and allow them one by one to the processor.

7.40 List some of the features of INTEL 8259 (Programmable Interrupt Controller).

The priorities of interrupts are programmable.

 It manage eight interrupt requests The interrupt can be masked or unmasked individually The interrupt vector addresses are programmable

7.41 Write the various functional blocks of INTEL 8259? The various functional blocks of 8259 are Control logic, Read/ Write logic, Data bus buffer

The various functional pieces of 3227 and Mask Register (IMR) and In-Service Register (ISR). Interrupt Mask Register (IMR) and In-Service Register (ISR) Priority Resolver (PR) and Cascade buffer.

7.42 What is master and slave 8259? When 8259s are connected in cascade, one 8259 will be directly interrupting the processor and in is called master 8259. To each interrupt request input of master 8259, one slave 8259 can be connected. The 8259's interrupting the master 8259 are called slave 8259.

7.43 How is 8259 programmed?

The 8259 is programmed by sending Initialization Command Words (ICWs) and Operational Command Words (OCWs).

7.44 What are the features of 8259 that are programmed using ICWs?

The ICWs are used to program the following features of an 8259:

 Call address interval (in case of 8085) 8085 or 8086 modes

 Cascade mode or single Level or Edge triggered

 Auto or Normal end of interrupt Special fully nested mode

 Vector address (in case of 8085) or Type number (in case of 8086)

7.45 What are features of 8259 that can be programmed using OCWs?

The OCWs are used to program the following features of an 8259:  $\,$ 

 Masking of individual interrupts. Specific or Non-specific end of interrupt. 7.46 Write the format of ICW1? Priority modes.



What is the difference in programming master 8259 and slave 8259?

What is all the lCW 3 will be different for master 8259 and slave 8259 and slave 8259?
The lCW 3 will be different for master 8259 and slave 8259. For master, the ICW3 will inform the IR The ICW 3 min slaves. For slave, the ICW3 will inform its slave ID number. When is ICW4 send to 8259?

The ICW4 is send to 8259 to perform any one of the following features:

. 8085 or 8086 mode

CHAPTER / INTERNAL

 Auto or Normal end of interrupt Special fully nested mode Buffered or Non-buffered mode.

Write a program segment to initialize a single 8259 connected to an 8085 processor.

Let us assume that 8259 is IO-mapped in the system. The 8259 can be initialized by sending Let us absolute the 8-bit address when  $A_0 = 0$  be  $00_u$  and when  $A_0 = 1$  be  $01_H$ .

MVI A, ICW1; Move ICW1 to A-register. ; Send ICW1 to 8259 OUT OOH MVI A, ICW2 ; Move ICW2 to A-register ; Send ICW2 to 8259. OUT 01H MVI A, OCW1 ; Move OCW1 to A-register. OUT 01H ; Send OCW1 to 8259. : Halt program execution. HLT

Frame the Command words ICWI, ICW2 and OCW1 for initializing a single 8259 interfaced to 8085 with the call address interval of 8 and for level triggered interrupt. Also unmask all interrupt inputs. The desired vector address is 5000 ...







Frame the command words ICW1, ICW2, ICW3 and OCW1 for initializing a single 825y are level brien. Frame the command words ICW1, ICW2, ICW3 and The desired features are level bridge to and of interrupt. 7.51



Write a program segment to initialize a single 8259 connected to an 8086 processor. 7.52

Let us assume that 8259 is IO-mapped in the system with an even address. The 8259 can be initialized by sending ICW1, ICW2, ICW4 and OCW1. Let the 8-bit address with  $A_0 = 0 e^{-0.01}$ when  $A_0 = 1$  be  $02_H$ .

```
MOVAL, ICW1
             ;Move ICW1 to AL-register
OUT [00H]
            ;send ICW1 to 8259
MOV AL, ICW2; Move ICW2 to AL-register
            ;Send ICW2 to 8259
OUT [02H]
MOV AL, ICW4; Move ICW4 to AL-register
            ;send ICW4 to 8259
OUT [02H]
MOV AL, OCW1; Move OCW1 to AL-register
            ;send OCW1 to 8259
OUT [02H]
            ;Stop
```

HLT